# Interfacing

Nahin Ul Sadad Lecturer CSE, RUET

#### **IO** Instructions

#### **IO Operations**

| Operations                                                                                         | Example      |  |  |  |  |
|----------------------------------------------------------------------------------------------------|--------------|--|--|--|--|
| Waiting for inputs. Receive input data from Input Register. Then jump to Hardware Input Interrupt. | ACCEPT_INPUT |  |  |  |  |
| Send data to be printed to Output Register                                                         | PRINT_OUTPUT |  |  |  |  |
| Clear output display                                                                               | PRINT_CLEAR  |  |  |  |  |

#### **ISA of IO Instructions**

#### For IO Operations (ACCEPT\_INPUT/ PRINT\_OUTPUT/ PRINT\_CLEAR),

| Opcode (6 bit)            | Unused     |        |
|---------------------------|------------|--------|
| 2 bits                    | 4 bits     | 7 bits |
| (11) Types of instruction | Operations | xxxxxx |

# **ISA of Memory & IO Instructions**

|                  | Оро                    | code                                                  | Pogistor 1       | Pagistar 2       | Address             |                     |  |  |
|------------------|------------------------|-------------------------------------------------------|------------------|------------------|---------------------|---------------------|--|--|
| Type<br>(2 bits) | Operations (4 bits)    | Type of Operations                                    | Register 1<br>RA | Register 2<br>RB | Disp                | Assembly Example    |  |  |
|                  | 0000<br>(LOAD)         | Direct Mode                                           | 000-111 (0-7)    | X                | 0000-1111 (0-15)    | LOAD RA,[Disp]      |  |  |
|                  | 0001<br>(LOAD)         | Register Indirect Mode/Indexed<br>Mode/Based Mode     | 000-111 (0-7)    | 000-111 (0-7)    | X                   | LOAD RA, [RB]       |  |  |
|                  | 0010<br>(LOAD)         | Based/Indexed with Displacement Mode                  | 000-111 (0-7)    | 00-11 (0-3)      | 00-11 (0-3)         | LOAD RA, [RB+Disp]  |  |  |
|                  | 0011<br>(STORE)        | Direct Mode                                           | 000-111<br>(0-7) | X                | 0000-1111<br>(0-15) | STORE [Disp], RA    |  |  |
| 11               | 0100<br>(STORE)        | Register Indirect Mode/Indexed<br>Mode/Based Mode     | 000-111 (0-7)    | 000-111 (0-7)    | X                   | STORE [RB], RA      |  |  |
|                  | 0101<br>(STORE)        | Based/Indexed with Displacement Mode                  | 000-111 (0-7)    | 00-11 (0-3)      | 00-11 (0-3)         | STORE [RB+Disp], RA |  |  |
|                  | 1101<br>(ACCEPT_INPUT) | Waiting for inputs. Send input data to Input Register | x                | х                | x                   | ACCEPT_INPUT        |  |  |
|                  | 1110<br>(PRINT_OUTPUT) | Send data to be printed to<br>Output Register         | x                | х                | x                   | PRINT_OUTPUT        |  |  |
|                  | 1111<br>(PRINT_CLEAR)  | Clear output display                                  | x                | х                | x                   | PRINT_CLEAR         |  |  |

## **I/O Registers**

#### There are two I/O registers:

- Input Register/Input Port: This register will be used to store all data from outside CPU.
- 2. Output Register/Output Port: This register will be used to send all data to outside of CPU.

#### 4-bit ALU





**CPU implementing I/O instructions** 



If INT\_INPUT\_AVAIL = 1 and Instruction is ACCEPT\_INPUT, then jump to 0000 address





#### **Control Logic for Memory Instruction in CPU**

**Control Logic (Truth Table)** 

|                                     | Input           |                                   |        |        |        |                         | Output      |            |             |             |                 |                 |           |                 |            |                   |                  |                     |
|-------------------------------------|-----------------|-----------------------------------|--------|--------|--------|-------------------------|-------------|------------|-------------|-------------|-----------------|-----------------|-----------|-----------------|------------|-------------------|------------------|---------------------|
|                                     | Opcode<br>[5:4] | Opcode<br>[3:0]                   | Z<br>F | S<br>F | C<br>F | INT_I<br>NPUT_<br>AVAIL | Op<br>[3:0] | REG<br>_EN | Imm<br>_sel | Jmp<br>_sel | Jmp<br>_Reg_Sel | LD_Sel<br>[1:0] | LD_<br>EN | ST_Sel<br>[1:0] | RAM_<br>EN | INT_INPUT<br>_SEL | INT_PRINT_<br>EN | INT_PRINT_CL<br>EAR |
| All<br>Previous<br>Instructio<br>ns | xx              | xxxx                              | х      | х      | х      | 0                       | xxxx        | Х          | х           | Х           | Х               | х               | х         | Х               | Х          | 0                 | 0                | 0                   |
| Memory<br>& IO<br>Instructio<br>ns  | 11              | 0000 (LOAD<br>Direct)             |        |        |        |                         |             | 0          | 0           | 0           | 0               | 01              | 1         | 00              | 1          | 0                 | 0                | 0                   |
|                                     |                 | 0001 (LOAD<br>Register Indirect)  |        |        |        | 0                       | xxxx        |            |             |             |                 | 10              | 1         | 00              | 0          |                   |                  |                     |
|                                     |                 | 0100 (STORE<br>Direct)            |        |        |        |                         |             |            |             |             |                 | 00              | 0         | 01              | 1          |                   |                  |                     |
|                                     |                 | 0101 (STORE<br>Register Indirect) | x      | x      | х      |                         |             |            |             |             |                 | 00              | 0         | 10              | 1          |                   |                  |                     |
|                                     |                 | 1101<br>(ACCEPT_INPUT)            |        |        |        | 1                       |             |            |             |             |                 | 00              | 0         | 00              | 0          | 1                 | 0                | 0                   |
|                                     |                 | 1110<br>(PRINT_OUTPUT)            |        |        |        | 0                       |             |            |             |             |                 | 00              | 0         | 00              | 0          | 0                 | 1                | 0                   |
|                                     |                 | 1111<br>(PRINT_CLEAR)             |        |        |        | 0                       |             |            |             |             |                 | 00              | 0         | 00              | 0          | 0                 | 0                | 1                   |





Case 1: CPU takes input from input register/port and send it to output register/port.

```
JMP MAIN
                    #GOTO MAIN FUNCTION. SKIP NEXT ADDRESS
#HARDWARE INPUT INTERRUPT
JMP INPUT_FOUND #JUMP TO INPUT FOUND WHEN ACCEPT INPUT IS CALLED
MAIN: # MAIN FUNCTION WITH NO ARGUMENT
   LOOP:
       XOR RO, RO #RESET RO
       ACCEPT INPUT #ALLOW DATA ON INPUT PORT TO BE SAVED ON INPUT REGISTER.
                     #THIS WILL BE ALLOWED WHEN IN INPUT AVAIL PIN IS 1.
                     #JUMP TO ADDRESS WHERE HARDWARE INPUT INTERRUPT LOCATION IS SAVED.
    INPUT FOUND:
       ADD RO, INR #COPY DATA ON INPUT REGISTER (INR) TO RO REGISTER
       XOR OUTR, OUTR #RESET OUTPUT REGISTER (OUTR)
       ADD OUTR, RO #COPY DATA ON RO REGISTER TO OUTPUT REGISTER (OUTR)
        JMP LOOP
```



Case 2: CPU takes input from input register/port and send value of XOR operation between first half of 4 bits (2 bits) and second half of 4 bits (2 bits) to output port.

```
JMP MAIN
                    #GOTO MAIN FUNCTION. SKIP NEXT ADDRESS
#HARDWARE INPUT INTERRUPT
               #JUMP TO INPUT FOUND WHEN ACCEPT INPUT IS CALLED
JMP INPUT FOUND
MAIN: # MAIN FUNCTION WITH NO ARGUMENT
    LOOP:
       XOR RO, RO #RESET RO
       ACCEPT INPUT #ALLOW DATA ON INPUT PORT TO BE SAVED ON INPUT REGISTER.
                    #THIS WILL BE ALLOWED WHEN IN INPUT AVAIL PIN IS 1.
                    #JUMP TO ADDRESS WHERE HARDWARE INPUT INTERRUPT LOCATION IS SAVED.
    INPUT FOUND:
       ADD RO, INR
                    #COPY DATA ON INPUT REGISTER (INR) TO RO REGISTER
       XOR R1, R1
                   #RESET R1
       OR R1, R0 #OR OP BETWEEN R0 and R1. IT WILL COPY VALUE OF R0 TO R1.
                  #AND OP BETWEEN R1 and 1100. IT WILL GET 2ND HALF OF 4 BITS (2 BITS) OF R1.
       AND R1, 12
        SHR R1, 2
                       #SHIFT RIGHT R1 BY 2 BITS. IT WILL HELP GET REAL VALUE OF 2ND HALF OF 4 BITS (2 BITS).
```

Case 2: CPU takes input from input register/port and send value of XOR operation between first half of 4 bits (2 bits) and second half of 4 bits (2 bits) to output port.

XOR R2, R2 #RESET R2
OR R2, R0 #OR OP BETWEEN R2 and R0. IT WILL COPY VALUE OF R0 TO R2.
AND R2, 3 #AND OP BETWEEN R2 and 0011. IT WILL GET 1ST HALF OF 4 BITS (2 BITS) OF R2.

XOR R1, R2 #PERFORM XOR OPERATION BETWEEN 1ST HALF AND 2ND HALF OF 4 BITS.

XOR OUTR, OUTR #RESET OUTPUT REGISTER (OUTR)
ADD OUTR, R1 #COPY DATA ON R1 REGISTER TO OUTPUT REGISTER (OUTR)
PRINT\_CLEAR #CLEAR DISPLAY SCREEN
PRINT\_OUTPUT #PRINT OUTPUT IN DISPLAY

JMP LOOP



Case 3: CPU takes input from input register/port and print it to TTY display.

```
JMP MAIN
                   #GOTO MAIN FUNCTION. SKIP NEXT ADDRESS
#HARDWARE INPUT INTERRUPT
JMP INPUT FOUND #JUMP TO INPUT FOUND WHEN ACCEPT INPUT IS CALLED
MAIN: # MAIN FUNCTION WITH NO ARGUMENT
   LOOP:
       XOR RO, RO #RESET RO
       ACCEPT INPUT #ALLOW DATA ON INPUT PORT TO BE SAVED ON INPUT REGISTER.
                    #THIS WILL BE ALLOWED WHEN IN INPUT AVAIL PIN IS 1.
                    #JUMP TO ADDRESS WHERE HARDWARE INPUT INTERRUPT LOCATION IS SAVED.
    INPUT FOUND:
       ADD RO, INR #COPY DATA ON INPUT REGISTER (INR) TO RO REGISTER
       XOR OUTR, OUTR #RESET OUTPUT REGISTER (OUTR)
       ADD OUTR, RO #COPY DATA ON RO REGISTER TO OUTPUT REGISTER (OUTR)
       PRINT_CLEAR #CLEAR DISPLAY SCREEN
       PRINT OUTPUT #PRINT OUTPUT IN DISPLAY
        JMP LOOP
```

## **Separating RAM from CPU**



## **Separating RAM from CPU**



```
INT_INPUT_SEL
          INT_INPUT_AVAIL
           INT_INPUT_DATA
          INT_OUTPUT_DATA
            INT_PRINT_EN
            INT_PRINT_CLR
RAM_WD[12:0]
```

Fig: CPU Chip







# Real Life Example (Temperature Measurement Project)



## **Example: Interfacing CPU with RAM & IO**

Question: Consider following CPU chip

```
INT INPUT SEL
 INT INPUT AVAIL
 INT INPUT DATA
INT OUTPUT DATA
```

- 1. Connect CPU chip with RAM chip, connect 4 switches to input port and 4 LEDs to output port of CPU.
- 2. Write down assembly program so that input data can be read from input port and send it to output port.

**Example: Interfacing CPU with RAM & IO** 



## **Example: Interfacing CPU with RAM & IO**

#### Assembly program is shown below:

```
JMP MAIN
                   #GOTO MAIN FUNCTION. SKIP NEXT ADDRESS
#HARDWARE INPUT INTERRUPT
JMP INPUT FOUND #JUMP TO INPUT FOUND WHEN ACCEPT INPUT IS CALLED
MAIN: # MAIN FUNCTION WITH NO ARGUMENT
   LOOP:
       XOR RO, RO #RESET RO
       ACCEPT INPUT #ALLOW DATA ON INPUT PORT TO BE SAVED ON INPUT REGISTER.
                     #THIS WILL BE ALLOWED WHEN IN INPUT AVAIL PIN IS 1.
                     #JUMP TO ADDRESS WHERE HARDWARE INPUT INTERRUPT LOCATION IS SAVED.
    INPUT FOUND:
       ADD RO, INR #COPY DATA ON INPUT REGISTER (INR) TO RO REGISTER
       XOR OUTR, OUTR #RESET OUTPUT REGISTER (OUTR)
       ADD OUTR, RO #COPY DATA ON RO REGISTER TO OUTPUT REGISTER (OUTR)
        JMP LOOP
```

#### **Exercises**

1. Convert following assembly code to machine code:



- a) Connect CPU chip with RAM chip, connect 32 switches to input port and 32 LEDs to output port of CPU.
- b) Write down assembly program so that input data can be read from input port and send value of XOR operation between first half of 32 bits (16 bits) and second half of 32 bits (16 bits) to output port.

#### **Exercises**

2. Convert following assembly code to machine code:



- a) Connect CPU chip with RAM chip, connect 8 switches to input port and TTY display to output port.
- b) Write down assembly program so that add operation can be performed between first half of 32 switches and second half of 32 switches to provide output.

# Thank you ©